share_log

Cadence and Samsung Foundry Accelerate Chip Innovation for Advanced AI and 3D-IC Applications

Cadence and Samsung Foundry Accelerate Chip Innovation for Advanced AI and 3D-IC Applications

愛文思控股和三星晶圓加速人工智能和三維集成電路應用的芯片創新
鏗騰電子 ·  06/12 12:00

Highlights:

亮點:

  • Cadence.AI digital and analog tools optimized for advanced node SF2 gate-all-around (GAA), driving enhanced quality of results and accelerating circuit process node migration
  • Cadence's best-in-class 3D-IC technology enabled for all of Samsung Foundry's multi-die integration offerings, accelerating the design and assembly of stacked chiplets
  • Cadence's broad IP portfolio and tools for next-generation AI designs will enable customers to achieve first-pass silicon success and accelerate time to market
  • Cadence.AI數字和模擬工具針對先進的SF2門全周圍(GAA)進行了優化,推動了結果的提高並加快了電路工藝的節點遷移。
  • Cadence的最佳3D-IC技術可以爲Samsung Foundry的所有多芯片集成方案提供支持,加速了堆疊芯片的設計和組裝。
  • Cadence的廣泛的IP組合和用於下一代AI設計的工具,將使客戶能夠實現首次硅成功,並加速時間到市場。

SAN JOSE, Calif.— Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced a broad collaboration with Samsung Foundry that includes technology advancements to accelerate design for AI and 3D-IC semiconductors, including on Samsung Foundry's most advanced gate-all-around (GAA) nodes. The ongoing collaboration between Cadence and Samsung significantly advances system and semiconductor development for the industry's most demanding applications, including AI, automotive, aerospace, hyperscale computing and mobile.

加州聖何塞——Cadence Design Systems,Inc.(納斯達克股票代碼:CDNS)今天宣佈與三星Foundry廣泛合作,包括技術進步,以加速AI和3D IC半導體的設計,包括在三星Foundry的最先進的門全周圍(GAA)節點上。Cadence和三星之間持續的合作顯着推進了行業最苛刻應用,包括AI、汽車、航空航天、超規模計算和移動系統和半導體的發展。

Through this close collaboration, Cadence and Samsung have demonstrated the following:

通過這種緊密合作,Cadence和三星已經展示了以下成果:

  • Cadence.AI enables lower leakage power and development of SF2 GAA test chips: Cadence, in close collaboration with Samsung Foundry, has leveraged the Cadence Cerebrus Intelligent Chip Explorer and its AI technology in both DTCO and implementation to minimize leakage power on their SF2 GAA platform. Compared to the best-performing baseline flow, the Cadence.AI result achieved a more than 10% reduction in leakage power. As part of this ongoing collaboration, a mutual customer is actively involved in the development of a test chip using Cadence.AI for an SF2 design.
  • Cadence backside implementation flow certified for Samsung Foundry SF2: As a result of extensive collaboration between Cadence and Samsung Foundry, a complete Cadence backside implementation flow has been certified for the SF2 node to accelerate the development of advanced designs. The full Cadence RTL-to-GDS flow, including the Genus Synthesis Solution, Innovus Implementation System, Quantus Extraction Solution, Pegasus Verification System, Voltus IC Power Integrity Solution and Tempus Timing Signoff Solution has been enhanced to support backside implementation requirements such as backside routing, nano TSV insertion, placement and optimization, signoff parasitic extraction, timing and IR analysis, and DRC. The Cadence backside implementation flow has been validated with a successful Samsung SF2 test chip, demonstrating the flow is ready for use.
  • Cadence has collaborated with Samsung Foundry to enable solutions for Samsung Foundry's multi-die offerings: The Cadence Integrity 3D-IC platform is enabled for all of Samsung's multi-die integration offerings, and its early analysis and package awareness features are now compliant with Samsung's 3DCODE 2.0 version. In addition, Cadence and Samsung have expanded the multi-die collaboration by enabling differentiating technologies like thermal warpage analysis using the Cadence Celsius Studio and system-level LVS with Cadence Pegasus Verification System. Cadence is also supporting Samsung with a package PDK that reduces design time with the Allegro X system. Combined with the Integrity 3D-IC platform, it optimizes the package design flow.
  • Cadence.AI's Virtuoso Studio flow successfully deployed for analog circuit process migration: Purpose-based instance mapping in the AI-powered Virtuoso Studio provided rapid retargeting of the schematics, while circuit optimization in Virtuoso Studio's Advanced Optimization Platform helped Samsung achieve a 10X improvement in turnaround time when migrating a 100MHz oscillator design from 14nm to 8nm. In addition, a FinFET-to-GAA analog design migration reference flow is available for joint customers, with successful experimental results.
  • Cadence mmWave RFIC design flow successfully used to tapeout 14RF circuit design: Cadence and Samsung successfully taped out a 48GHz power amplifier design, representing silicon validation of the robust, full system reference flow that leverages the Cadence EMX Designer to create passive devices with fast modeling and layout automation. Full design EM extraction with the EMX 3D Planar Solver and EM/IR analysis using Voltus XFi and Quantus ensured that the IC met aggressive metrics, Pegasus was used for signoff DRC/LVS, while AWR VSS provided a seamless environment to carry out initial system-level budgeting and post-layout verification. Mutual customers can feel confident utilizing this flow to deliver leading-edge designs to market in a timely manner.
  • Cadence Pegasus Verification System is certified for Samsung Foundry's 4nm and 3nm process technologies: Through the collaboration with Samsung Foundry, the Cadence physical verification flow is optimized to allow mutual customers using Samsung Foundry's advanced nodes to reach signoff accuracy and runtime goals for a faster time to market. The Pegasus system is now certified across multiple advanced nodes at Samsung Foundry, which are proven and in production by customers, with simplified, all-inclusive licensing support. The Pegasus system is integrated into the AI-powered Cadence Virtuoso Studio as iPegasus to enable in-design signoff quality DRC and interactive metal fill in the layout implementation, offering up to 4X faster turnaround times.
  • Cadence IP portfolio offers comprehensive industry solutions on advanced Samsung nodes:
    • Cadence's latest IP built on Samsung SF5A includes industry-leading PHY IP for 112G-ULR SerDes, PCIe6.0/5.0, UCIe, DDR5-8400, DDR5/4-6400 Memory and USB 2.0, offering customers complete platform solutions
    • Cadence's PHY IP for PCIe 6.0 on Samsung SF5A has been successfully certified for PCIe 5.0 x8 compliance and demonstrated seamless interoperability with other PCIe 5.0/6.0 system and test equipment, further showcasing its PCIe solution maturity
    • Cadence is furthering its partnership with Samsung Foundry by pushing the performance envelope, designing advanced memory IP for GDDR7 on Samsung SF4X and SF2, and helping reshape the HPC/AI industry with this new memory standard.
  • Advanced verification for AI design complexity: Samsung Foundry applied Cadence's advanced verification technologies, such as the Palladium Enterprise Emulation System, JasperC, STG, and Xcelium ML, to tackle rising AI chip complexity and achieve time-to-market requirements in SF3.
  • Cadence.AI 使SF2 GAA測試芯片功耗更低:Cadence與三星Foundry密切合作,在其SF2 GAA平台上利用了Cadence的Cerebrus Intelligent Chip Explorer和其AI技術,進行了DTCO和實施,以最小化漏電功率。與表現最佳的基線流程相比,Cadence.AI的結果實現了超過10%的漏電功率降低。作爲這一持續合作的一部分,共同客戶正在活躍地參與開發使用Cadence.AI進行SF2設計的測試芯片。Cadence與三星Foundry密切合作,利用Cadence的Cerebrus Intelligent Chip Explorer和其AI技術,使SF2 GAA測試芯片功耗更低:Cadence的Cerebrus Intelligent Chip Explorer在DTCO和實施中,與三星Foundry密切合作,利用Cadence的Cerebrus Intelligent Chip Explorer和其AI技術,使SF2 GAA測試芯片功耗更低。與表現最佳的基線流程相比,Cadence.AI的結果實現了超過10%的漏電功率降低。作爲這一持續合作的一部分,共同客戶正在活躍地參與開發使用Cadence.AI進行SF2設計的測試芯片。
  • Cadence背面實現流程獲得三星Foundry SF2認證在Cadence和三星Foundry之間的廣泛合作的結果,完整的Cadence背面實現流程已通過SF2節點認證,以加速先進設計的開發。這包括完整的Cadence RTL-to-GDS流程,包括Genus綜合解決方案、Innovus實現系統、Quantus提取解決方案和Pegasus。Genus綜合解決方案, Innovus實現系統, Quantus提取解決方案、Pegasus驗證系統,VoltusIC功率完整性解決方案和頁面。Tempus時序簽收解決方案已增強以支持背面實現要求,如背面佈線、納米TSV插入、放置和優化、簽收寄生抽取、時序和IR分析以及DRC。Cadence背面實現流程已通過成功的三星SF2測試芯片驗證,表明該流程已準備好使用。
  • Cadence已與三星半導體合作,爲三星半導體的多片死提供解決方案:工業電動機市場Cadence Integrity3D-IC平台可用於所有三星多片死集成方案,其早期分析和封裝感知功能現已符合三星3DCODE 2.0版本。此外,Cadence與三星已通過CADENCE Celsius Studio和Cadence Pegasus Verification System實現系統級LVS在不同iating技術的多死合作中擴展。Cadence還通過支持Allegro X系統的軟件包PDK,減少了設計時間。與Integrity 3D-IC平台結合使用,優化了軟件包設計流程。Cadence Celsius Studio並在Cadence Pegasus Verification System中實現了系統級LVS。Cadence還支持一個包PDK,利用Allegro X系統簡化了設計過程。將Integrity 3D-IC平台與之結合使用,可以優化包設計流程。Allegro X系統。與Integrity 3D-IC平台結合使用,可以優化包設計流程。
  • Cadence.AI的Virtuoso Studio流程成功用於模擬電路過程遷移:在基於AI的Virtuoso Studio中,基於目的的實例映射提供了原理圖的快速重新指定,而Virtuoso Studio的高級優化平台在遷移100MHz振盪器設計時幫助三星實現了10倍的改善迴轉時間從14nm到8nm。此外,FinFET-to-GAA模擬設計遷移參考流可供聯合客戶使用,並取得了成功的實驗結果。Virtuoso Studio在基於AI的Virtuoso Studio中,基於目的的實例映射提供了原理圖的快速重新指定,而Virtuoso Studio的高級優化平台在遷移100MHz振盪器設計時幫助三星實現了10倍的改善迴轉時間從14nm到8nm。 此外,FinFET-to-GAA模擬設計遷移參考流可供聯合客戶使用,並取得了成功的實驗結果。
  • Cadence mmWave RFIC設計流程已成功用於14RF電路設計:Cadence和三星成功tape out了一個48GHz功放設計,它代表使用Cadence EMX Designer的全套系統參考流程的硅驗證,可以通過快速建模和佈局自動化來創建無源器件。使用EMX 3D Planar Solver進行全設計EM抽取,使用Voltus XFi和Quantus進行EM / IR分析以確保IC符合激進的指標,使用Pegasus進行簽退DRC / LVS,AWR VSS則爲進行初始系統級預算和後佈局驗證提供了無縫環境。相信mutual customers可以放心使用此流程及時地將前沿設計交付市場。Cadence Pegasus Verification System已經通過三星Foundry的4nm和3nm工藝技術的認證。通過與三星Foundry的合作,Cadence物理驗證流已經優化,以允許使用三星Foundry的先進節點的mutual customers達到簽退精度和運行時目標,以更快地推向市場。Pegasus系統已經通過了三星Foundry上的多個先進節點的認證,並由客戶證明和生產,並提供簡化的、全面的許可支持。該Pegasus系統已被集成到基於人工智能的Cadence Virtuoso Studio中,作爲iPegasus,以實現設計中的簽退質量DRC和佈局實現中的交互金屬填充,提供高達4倍的更快的週轉時間。Cadence EMX Designer使用Cadence EMX Designer可以創建快速建模和佈局自動化的無源器件。使用EMX 3D Planar Solver進行全設計EM抽取。使用Voltus XFi和Quantus進行EM / IR分析以確保IC符合激進的指標。Pegasus用於簽退DRC / LVS,而AWR VSS提供了進行初始系統級預算和後佈局驗證的無縫環境。
  • Cadence Pegasus Verification System Cadence Pegasus Verification System已經通過三星Foundry的4nm和3nm工藝技術的認證。通過與三星Foundry的合作,Cadence物理驗證流已經優化,以允許使用三星Foundry的先進節點的mutual customers達到簽退精度和運行時目標,以更快地推向市場。該Pegasus系統已被集成到基於人工智能的Cadence Virtuoso Studio中,作爲iPegasus,以實現設計中的簽退質量DRC和佈局實現中的交互金屬填充,提供高達4倍的更快的週轉時間。
  • Cadence IP Portfolio提供了基於先進三星節點的全面行業解決方案: Cadence's latest IP built on Samsung SF5A includes industry-leading PHY IP for 112G-ULR SerDes, PCIe6.0/5.0, UCIe, DDR5-8400, DDR5/4-6400 Memory and USB 2.0, offering customers complete platform solutions
  • AI設計複雜性的先進驗證:三星Foundry應用了Cadence的先進驗證技術,例如通過與三星Foundry的合作,Cadence物理驗證流已經優化,以允許使用三星Foundry的先進節點的mutual customers達到簽退精度和運行時目標,以更快地推向市場。該Pegasus系統已被集成到基於人工智能的Cadence Virtuoso Studio中,作爲iPegasus,以實現設計中的簽退質量DRC和佈局實現中的交互金屬填充,提供高達4倍的更快的週轉時間。Palladium Enterprise Emulation System, JasperC,STG和Xcelium ML,以應對不斷上升的ai芯片複雜性和在SF3地區達到時市場期要求。“我們很榮幸與三星合作,三星是一個真正將芯片到系統業務配合的榜樣,爲我們的共同客戶提供這項技術,設計下一代智能系統,”Cadence 定製 IC & 蘋果pcb 部門高級副總裁和總經理Tom Beckley說,“人工智能和現代加速計算的超融合需要強大的硅基礎設施。通過這些新的、由 AI 強化的、證明的設計流程和標準化的解決方案,共同客戶可以在設計三星先進節點時充滿信心,同時實現他們的設計和上市目標。”

"We are honored to partner with Samsung, a true example of a chips-to-systems company, to bring this technology for our joint partners to design the next generation of intelligent systems," said Tom Beckley, senior vice president and general manager in the Custom IC & PCB Group at Cadence. "The hyperconvergence of AI with modern accelerated compute requires a strong silicon infrastructure. With these new AI-powered, certified design flows and standardized solutions, mutual customers can confidently design for Samsung advanced nodes while achieving their design and time-to-market goals."

“三星和Cadence有着緊密的合作關係,以推進技術進步,幫助我們的客戶高效地將有競爭力的設計交付市場,”三星電子晶圓設計技術團隊副總裁Sangyun Kim說,“我們的合作努力使客戶能夠利用三星最新的工藝和技術創新,突破最先進的人工智能、超大規模計算和移動 SoC 設計的限制。”

"Samsung and Cadence have a close collaboration to advance technology and help our customers deliver competitive designs to the market efficiently," said Sangyun Kim, Vice President and head of Foundry Design Technology Team at Samsung Electronics. "Our joint efforts enable customers to utilize Samsung's latest process and technology innovations to push the limits for the most advanced AI, hyperscale computing and mobile SoC designs."

了解更多有關Cadence人工智能可提供的信息,請訪問:

To learn more about Cadence AI offerings, please visit: Cadence.ai.

About Cadence

關於鏗騰:

Cadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world's most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For 10 years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

Cadence是電子系統設計中的關鍵領導者,藉助超過30年的計算軟件專業知識成爲市場領先者。公司運用其基礎智能系統設計戰略,提供能將設計概念變爲現實的軟件、硬件和IP。Cadence的客戶是一些最有創新能力的公司,它們從芯片到電路板,到應用於消費、超大規模計算、5g通信、汽車、移動通信、航空航天、工業和醫療行業等最動態市場應用的系統中,提供非凡的電子產品。《財富》雜誌已連續10年將Cadence評爲100個最佳公司之一。了解更多信息,請訪問cadence.com。cadence.com.

2024 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

2024年鏗騰電子系統股份有限公司,保留所有全球權利。鏗騰、鏗騰標誌及鏗騰標誌下的其他商標或註冊商標是鏗騰電子系統股份有限公司的商標或註冊商標。所有其他商標均爲其各自所有者的財產。 www.cadence.com/go/trademarks 是Cadence Design Systems,Inc.的商標或註冊商標。 所有其他商標均爲其各自所有者的財產。

Category: Featured

特色板塊

Cadence Newsroom
408-944-7039
newsroom@cadence.com

Cadence新聞稿
408-944-7039
newsroom@cadence.com

Source: Cadence Design Systems, Inc.

來源:Cadence Design Systems, Inc。

譯文內容由第三人軟體翻譯。


以上內容僅用作資訊或教育之目的,不構成與富途相關的任何投資建議。富途竭力但無法保證上述全部內容的真實性、準確性和原創性。
    搶先評論